| Course Title:              | Electronic Circuits I |                             |
|----------------------------|-----------------------|-----------------------------|
| Course Number:             | ELE404                |                             |
| Semester/Year (e.g. F2016) | W2024                 |                             |
|                            |                       |                             |
| Instructor:                |                       | Prof. Fei Yuan              |
|                            |                       |                             |
| Assignment/Lab Number      | r:                    | Project                     |
| Assignment/Lab Title:      |                       | Amplifier Design<br>Project |
|                            |                       |                             |
| Submission Date:           |                       | April 6, 2024               |

| Student   | Student    | Student   |         |            |
|-----------|------------|-----------|---------|------------|
| LAST Name | FIRST Name | Number    | Section | Signature* |
|           |            |           |         | Nathaniel  |
| Recto     | Nathaniel  | 501162644 | 16      | Tacharace  |
|           |            |           |         |            |
|           |            |           |         |            |

April 7, 2024

Due Date:

\*By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

# **Table Of Contents**

| Introduction:                 | R3         |
|-------------------------------|------------|
| Objectives:                   | R3         |
| Graphs:                       | R3         |
| Calculation and Analysis:     | R5         |
| Process for Design:           | R6         |
| Circuit Under Test:           | <b>R</b> 7 |
| <b>Experimental Results:</b>  | R8         |
| Conclusion and Remarks        | R10        |
| Appendix: Manual Calculations | R11        |

### **Introduction:**

The report for the amplifier design project is presented here. This design project gathers all of the course material on Bipolar Junction Transistors (BJT), testing a multi-stage amplifier that can meet a set of requirements. The appendix contains all hand calculations, and the circuit was analyzed using Multisim.

### **Objectives:**

The main purpose of this design project is to design and construct a BJT amplifier with these specific requirements below:

- Power supply: +10 V relative to the ground;
- ❖ Quiescent current drawn from the power supply: no larger than 10 mA;
- No-load voltage gain (at 1 kHz):  $|Avo| = 50 (\pm 10\%)$ ;
- ❖ Maximum no-load output voltage swing (at 1 kHz): no smaller than 8 V peak to peak;
- \* Loaded voltage gain (at 1 kHz and with RL = 1 kΩ): no smaller than 90% of the no-load voltage gain;
- \* Maximum loaded output voltage swing (at 1 kHz and RL = 1 kΩ): no smaller than 4 V peak to peak;
- Input resistance (at 1 kHz): no smaller than 20 kΩ;
- ❖ Amplifier type: inverting or non-inverting;
- ❖ Frequency response: 20 Hz to 50 kHz (−3dB response);
- ❖ Type of transistors: BJT;
- Number of transistors (stages): no more than 3;
- Resistances permitted: values smaller than 220 k $\Omega$  from the E24 series;
- Capacitors permitted: 0. 1  $\mu$ F, 1. 0  $\mu$ F, 2. 2  $\mu$ F, 4. 7  $\mu$ F, 10  $\mu$ F, 47  $\mu$ F, 100  $\mu$ F, 220  $\mu$ F;
- ♦ Other components (BJTs, diodes, Zener diodes, etc.): only from your ELE404 lab kit;
- The output voltage must be free from distortions (clipping, etc.) under all test conditions'
- The source resistance, Rs, must be  $600\Omega$  under all test conditions;

### **Graphs:**

I have created 2 characteristic graphs and load lines for each of them. The graphs plot the collector current that passed through the BJT against the collector to emitter voltage drop. These graphs were created by a testing circuit that was designed and using DC sweep analysis in Multisim.



Figure 1: DC Characteristic Graph of CE 2N3904 BJT with a load line.



Figure 2: DC Characteristic Graph of CC 2N3904 BJT with a load line.



Figure 3: circuit for BJT characteristic graph.

# **Calculation and Analysis:**

All of these values are referenced from the manual calculations, through the Appendix section.

**Table P1: Biasing Resistor Values** 

| $\mathbf{R}_{1}$ | $\mathbf{R}_{2}$ | $R_3$ | $\mathbf{R}_4$ | $\mathbf{R}_{5}$ | $\mathbf{R}_{6}$ |
|------------------|------------------|-------|----------------|------------------|------------------|
| 91 kΩ            | 68 kΩ            | 91 kΩ | 68 kΩ          | 91 kΩ            | 200 kΩ           |

#### **Table P2: Collector and Emitter Resistor Values**

| R <sub>C1</sub> | R <sub>E1</sub> | $R_{C2}$ | $\mathbf{R}_{\mathbf{E2}}$ | $R_{E3}$ | R <sub>E4</sub> | $R_{E5}$ | $R_{ m L}$ |
|-----------------|-----------------|----------|----------------------------|----------|-----------------|----------|------------|
| 15 kΩ           | 15 kΩ           | 13 kΩ    | 1.5 kΩ                     | 15kΩ     | 1.3kΩ           | 1 kΩ     | 1kΩ        |

#### Table P3: Critical Values of CE (Stage 1 & 2)

| $I_B$  | $I_{B,DC}$ | $I_{C}$ | β     | $V_{\mathrm{B}}$ | $\mathbf{g}_{\mathrm{m}}$ |
|--------|------------|---------|-------|------------------|---------------------------|
| 3.5 μΑ | 2 μΑ       | 400 μΑ  | 114.3 | 4.25 V           | 0.0154 S                  |

#### Table P4: Critical Values of CC (Stage 3)

| $I_B$ | $I_{B,DC}$ | $I_{C}$ | β     | $V_{B}$ | $\mathbf{g}_{\mathrm{m}}$ |
|-------|------------|---------|-------|---------|---------------------------|
| 65 mA | 30 μΑ      | 10 mA   | 153.8 | 5 V     | 0.385 S                   |

#### **Table P5: Capacitor Values**

| $\mathbf{C}_1$ | $\mathbf{C_2}$ | $C_3$ | $\mathbf{C_4}$ | $C_5$ | $C_6$ |
|----------------|----------------|-------|----------------|-------|-------|
| 10μF           | 100μF          | 10μF  | 100μF          | 10μF  | 100μF |

### **Process for Design:**

To get a 50 dB gain with Rin  $\geq$  20 k $\Omega$ , a 3-stage amplifier was selected. One CC (common collector) stage and two CE (common emitter) stages are incorporated in the design. In order to make the computations simpler, I calculated the square root of 50, which is around 7.1. If I were to multiply the gains from stages 1 and 2, making them equal to -7.1 each, the result would be roughly 50. The third stage's gain will be around one because the final step is a CC. Because stages 1 and 2 have equal gains, this guarantees that the voltage gain may be around 50V/V and that neither will affect the other's working conditions. The testing circuit was simulated in Multisim (Figure 3) using DC sweep to produce the characteristic graph, which allowed the further calculations to begin. Due to the limited power supply current constraint, a load line was manually built and a low collector current of 400 µA was selected for both CEs. Also, this was done for the CC stage. The manual computations began with the selection of an operational point based on the graphs. The calculations were performed starting at the final stage (CC) and working its way backward to the first stage. The CC emitter resistor was selected in order to guarantee that there would be no noticeable changes when the load (RL) is added or withdrawn, as RL was needed to be 1 k $\Omega$ . From this point on, the CC's input resistance was determined and utilized in the CE stage 2 calculations. By assuming that one of the biasing resistors is sufficiently large to cause the divider current to be noticeably bigger than the base current, and then using KCL at the node to solve for the other resistor, the biasing resistors for each step were determined. This KCL calculation uses the base current, voltage, and DC operating point current from the graphs. The same calculation process was done in stage 1 using the input resistance of the second stage since the gains of stages 1 and 2 were made equal.

The selection of resistors varied based on the specific area. First, the current and the next stage input resistance were used to determine the emitter and collector resistors. The emitter resistor of the CC stage, RE5 =  $1 \text{ k}\Omega$ , was considered to have a resistance that would not significantly affect the circuit's loading effect when the load is added or eliminated. Second, the amount of required gain for each stage was taken into consideration while selecting the emitter degeneration resistors. Since RE equaled the parallel combination of the emitter resistor and emitter degeneration resistor, it was possible to solve for it by rearranging the gain equation. Finally, in order to ensure sufficient current, the remaining biasing resistors were selected to be as big as possible. There would be a huge loading impact on the circuit if the biasing resistors were too small since the input resistance would drop dramatically.

The assumptions for each capacitor were tested by calculations. The values of the capacitors would vary based on the location and operating frequency. Since the input resistances of the amplifier stages are mainly large, C1, C3, and C5 were all 10  $\mu$ F coupling capacitors. This is because a major change in resistance would be required to significantly change the overall circuit characteristic. On the other hand, since C2, C4, and C6 have been connected to the emitter degeneration resistors, they all have a value of 100  $\mu$ F. Because little adjustments to the emitter degeneration resistor can have a significant impact on the gain, a high capacitance is required to guarantee that resistance does not fluctuate substantially.

### **Circuit Under Test:**

**Figure 4** depicts the design of a three-stage BJT amplifier. There are six electrolytic capacitors, fourteen resistors, and three 2N3904 BJTs in the circuit. The sinusoidal signal source Vs drives the Vcc source, which has a voltage of 10V.

**Figure 5** displays the screenshot of the Multisim software environment used for the simulation of the circuit in **Figure 4.** The amplitude of the signal source is about 50 mVp.



Figure 4: Design of the 3-stage BJT amplifier.



Figure 5: Multisim schematic circuit of Figure 4.

# **Experimental Results:**



Figure E1: Waveform of the input voltage (blue) and output voltage (red) of Figure 5 ( $R_L = 1k\Omega$ ).

**Table E1:** Values of input voltage, output voltage and loaded voltage gain ( $R_L = 1k\Omega$ )

| $V_{I, P-P}$ [mV] | V <sub>O, P-P</sub> [V] | $\mathbf{A_{V}}\left[\mathbf{V/V}\right]$ |  |
|-------------------|-------------------------|-------------------------------------------|--|
| 97.37             | 4.32                    | 44.31                                     |  |



Figure E2: Waveform of the input voltage (blue) and output voltage (red) of Figure 5 ( $R_L = \infty$ ).

**Table E2:** Values of input voltage, output voltage and no-loaded voltage gain  $(R_L = \infty)$ 

| V <sub>I, P-P</sub> [mV] | V <sub>O, P-P</sub> [V] | A <sub>V</sub> [V/V] |
|--------------------------|-------------------------|----------------------|
| 97.79                    | 4.81                    | 49.21                |



Figure E3: Frequency Response Graph of Figure 5.



Figure E4: Quiescent current drawn from the power supply.



Figure E5: Values of  $V_{t}$  and  $V_{i}$  with  $R_{t,in}$  (30k $\Omega$ ).

$$R_{i} = R_{t,in}(\frac{v_{i}}{v_{t} - v_{i}})$$

**Table E2:** Parameters of the amplifier for determining its input resistance

| $R_{t,in}[k\Omega]$ | V <sub>t</sub> [Vrms] | V <sub>i</sub> [Vrms] | $R_i[k\Omega]$ |
|---------------------|-----------------------|-----------------------|----------------|
| 30                  | 35.02 mV              | 18.14 mV              | 32.25          |

### **Conclusion and Remarks**

$$e\% = \frac{calculated\ value\ -\ measured\ value}{measured\ value} \times 100$$

| Requirements                                             | Calculated Values | Experimental Values | Error Percentage |
|----------------------------------------------------------|-------------------|---------------------|------------------|
| Quiescent current ≤ 10mA                                 | 5.23 mA           | 5.12 mA             | 2.19%            |
| $ A_{VO}  = 50 \ (\pm 10\%)$                             | 50.41             | 49.21               | 2.44%            |
| Maximum no-load output voltage swing                     | 8 V               | 4.81 V              | 66.25%           |
| Loaded voltage gain: no smaller than 90% of $A_{\rm VO}$ | 47.57             | 44.31               | 7.37%            |
| Maximum loaded output voltage swing                      | 4 V               | 4.32 V              | 7.30%            |
| Input resistance: no smaller than 20 $k\Omega$           | 31.2 kΩ           | 32.25kΩ             | 3.26%            |
| Frequency Response:<br>20 Hz to 50 kHz                   | <del>-</del>      | Figure E3           | N/A              |

Besides the value of the maximum no-load output voltage swing, all the necessary requirements for the design were satisfied with minor discrepancies of less than 10%. The Multisim simulation shows that this is not the case, despite the human calculations indicating that this would be possible. This inaccuracy is most likely the result of biasing or the operating point selection based on the load line graphs. Ultimately, even with this error of the maximum no-load output voltage swing, the circuit's properties remained unaffected since the voltage gain, input resistance, and frequency response and three other critical specifications were all satisfied. The rounding that occurs in manual calculations and any assumptions drawn from the load line graphs are probably the causes of the low % inaccuracies for the other measures. Since everything, including the manual calculations and the Multisim testing, went well, the 3-stage circuit design did well for achieving most of the project's goals.

# **Appendix: Manual Calculations**

ELE404 - Design Project

Nathoniel Recto 501162644 Section 16

Manual Calculations:

Schematic idea Design:

IDC ≤ 10mA

Avo =50

Vo & 8 Vm

VL = 4 Vm

For a CC, the gain is close to one, therefore  $Av_3 = \frac{v_3}{v_4} \approx 1$ 

Since the final Av (gain) Should be approximately 50, we have Avo = Avo, \* Avoz x Avoz

50 = Av., > Av., x 1

Kin = 20 KA To make it easier, Av., & Av., can have the same amplification

$$\sqrt{50} = 7.1$$
  $\sqrt{4}$   $\sqrt{50} = 7.1$   $\sqrt{50} = 7.1$ 

Both are -7.1 because they are CE and Should bocome non-inverting at the end

Starting with Stage 1 & 2:

Since Avo. = Avo. Tc for both CE's will be 400 according to the load line  $gm = \frac{T_c}{V_4} = \frac{400 \, \text{uA}}{26 \, \text{mV}} = 0.0154 \, \text{s}$   $gm = \frac{T_c}{3.5} = \frac{400 \, \text{uA}}{3.5} = 114.3$ 

IB, DC . 2. UA (Operating paint / quiescent)

Stage 3: Assume 
$$RE_5 = IKA$$
, close to the  $RL$  value  $T_c = 10 \text{ mA}$  (from land line)  $B = \frac{T_c}{T_0} = \frac{10 \text{ m}}{65 \text{ m}} = 153.8$ 
 $T_B = 65 \text{ mA}$  (from land line)  $T_{B,0c} = 30 \text{ mA}$  (operating point /quiescent)

To avoid excessive voltage changes at the base, the divider current should be greater than IB. According to Ez4 series, we will assume Rg = 91K. I since we want bidsing resistors to be high.



5v is approximated

Assume KES = IKA due to loading effect.

Stage 2 (CE):

$$KVL$$
:

 $-4.25^{V} + 0.7 + I_{E}(R_{E_{3}}) = 0$ 
 $-4.25^{V} + 0.7 + (\beta+1)T_{B}(R_{E_{3}}) = 0$ 
 $RE_{3} = \frac{3.55}{(1+114.3)(2uA)} = \frac{15 \text{ k } \Omega}{15 \text{ k } \Omega}$ 
 $RC_{1} = \frac{Vec}{R_{C} + R_{E}}$ 
 $RC_{1} + RC_{2} = \frac{10^{V}}{400uA} = 25\text{ k } \Omega$ 
 $RC_{2} = 25\text{ k} - RC_{3}$ 
 $RC_{3} = 25\text{ k} - 15\text{ k} = 10\text{ k } \Omega$ 

$$R_{c} = 25k - 15k = 10k \Omega$$

To find  $R_{c_{2}}$ , We need  $R_{ln_{3}}$ :

 $R_{c_{2}} = \frac{1}{10k} = \frac{1}{R_{c_{2}}} + \frac{1}{44.57k}$ 
 $R_{ln_{3}} = R_{s} / |R_{c}| / \frac{B}{gm} + (B+1)R_{c_{3}}$ 
 $= 9/k / |200k / |\frac{153.8}{0.335} \pm (154.8)(1k)$ 

From Stage 3

We can now find RE using the gain equation. Since stage 122 are both CE and have the same amplification, they will have the same biasing resistors, and the calculations will be equivalent.

From this, the AVz can be found (W/ load)

$$AV_{2} = \frac{-0.0154 (13k//34.7k)}{1+0.0154 (1350 L)}$$

$$AV_{2} = -6.7$$

Next is finding RE4 for Stage 2:

$$R_{E} = 1350 \, \text{L}$$

$$= 1.3 \, \text{k.s.}$$

$$= \frac{1}{R_{E_8}} + \frac{1}{R_{E_4}}$$

$$= \frac{1}{1.3 \, \text{k.s.}} = \frac{1}{15 \, \text{k.t.}} + \frac{1}{R_{E_4}}$$

$$1264 = 1.4 \text{K.s.}$$
 $1.3 \text{K.s.}$ 
 $1.3 \text{K.s.}$ 
 $1.3 \text{K.s.}$ 
 $1.3 \text{K.s.}$ 

Blasing Resistors:

Similar to stage 3, we regular large resistors so that the divider current exceeds IB. This is important for CE's since a low divider current can damage Vs.

Assume 
$$R_3 = 91 \text{K} \Omega$$

KCL @  $V_3$ :

 $\frac{4.25-10}{91 \text{K}} + \frac{425}{84} + 20 \text{A} = 0$ 
 $R_4 = 69 \text{K} \Omega$ 
 $R_4 \approx 68 \text{K} \Omega$ 



$$R_{c} = 25k - 10k$$

$$R_{c} = 10ke$$

$$R_{c} = 10ke$$

$$R_{c} : R_{c} = R_{c} // R_{in}$$

$$10k = \frac{1}{R_{c}} + \frac{1}{31.7k}$$

$$R_{c} = 15k \cdot L$$

$$R_{c} = 15k \cdot L$$

$$R_{c} = 15k \cdot L$$

$$R_{c} = 1.5k \cdot L$$

$$R_{c} = 1.5k \cdot L$$

$$R_{c} = 1.5k \cdot L$$

$$R_{E_2}: R_{E} = R_{E_1}/R_{E_2}$$

$$13K = \frac{1}{15K + R_{E_3}}$$

$$R_{E_2} \approx 1.5 \text{ K.J.}$$
recrest  $E_{24}$  series

$$g_{\text{raph}} = \frac{10^{10}}{10^{10}} = \frac{10^{$$

$$R_{\text{in}} = 9|k|/(68k)/\frac{\beta}{9m} + (\beta+1)R_{\text{E}}$$

$$= 9|k|/(68k)/\frac{114.3}{0.0154}(115.3)(1.3k)$$

$$R_{\text{in}} = 31.2k \text{ s.}$$

Capacitor Values can now be determined.

The gulescent current can therefore be calculated as the last valid calculation, in addition to the overall gain.

It should be noted that emitter degeneration resistance is vital for maintaining the CE stages gain.

C2, C4 and C6 are expected to have a large Value. On the other hand, the Values of Rin., Rinz, & Rinz are already pretly high, therefore C1, C3, & C5 Should be less large.

The frequency range is 20Hz-50KHz.

The average case we will use is IKHZ.

The capacitors used to test this will have somple of loouf and louf (according to Ezy series)

$$C_2, C_4, C_6 = 100 \text{ uF}$$

$$Z = \frac{1}{2\pi f c} = \frac{1}{2\pi (1 \text{ kHz}) (100 \text{ uF})} = 1.6 \text{ JL}$$

$$C_1, C_3, C_5 = 10 \text{ uF}$$

$$Z = \frac{1}{2\pi f c} = \frac{1}{2\pi (1 \text{ Hz})(10 \text{ uF})} = \frac{1}{16} \text{ s.c.}$$

-: These test values should allow the circuit to maintain the gains.

Final Gains:

We presume that the gain in Stage 3 for Avo & Av is close to one because it is a cc amplifier. For Av, it is expected that the first stage will not feel the loading impact of RL, therefore Av, would still be -7.1 and Avz is calculated to be -6.7.

Quiescent correct: 
$$I_{dc,+h+al} = I_{c,+} + I_{R,+} + I_{C,+} + I_{R,3} + I_{C,3} + I_{R,5}$$

$$= \beta I_{B,+} + \frac{V_{cc}}{R_{,+}R_{,+}} + \beta I_{B,2} + \frac{V_{cc}}{R_{,3}+R_{,4}} + \beta I_{B,3} + \frac{V_{cc}}{R_{,5}+R_{cc}}$$

$$= 114.3 (ZuA) + \frac{10}{91k+68k} + (114.3)(ZuA) + \frac{10}{91k+68k} + 153.3 (30uA) + \frac{10}{200k \times 91k}$$

$$I_{Dc,+h+al} = 5.23 \text{ MA}$$